Specifications |
Holder Type: |
VCXO3225T5.0-6pad Tristate 5.0V (Voltage code is " 5.0 " ) |
Frequency Range: |
1.000 MHz to 50.0 MHz ( Fun. frequency crystal used ) |
Initial Freq. Accuracy (at 25 °C): |
To tune to the nominal frequency with Vc = 2.5V ±0.2V |
Frequency Stability at 25°C/Deviation: |
±25ppm (typ.) , ±50ppm, ±100ppm /±100ppm (typ.), ±150ppm |
Operating Temperature Range: |
-10°C to +70°C / -40°C to 85°C, Storage Temp. -50°C to +105°C |
Power Supply Voltage (Vdd): |
+5.0V DC ± 10% |
Maximum Supply Current: |
35 mA max. |
Output Load: |
2 TTL gates max. / CMOS 15pF (typ.) |
Output "1" Level (V0H): |
2.4V (min. ) TTL / 4.5V (min.) CMOS |
Output "0" Level (V0L): |
0.4V (max.) TTL / 0.5V (max.) CMOS |
Output Symmetry (Duty Cycle): |
40/60% (45/55% optional) |
Tri-state Function: |
Tri-state Enable High. No connection or Vdd- 0.5Vmin.is applied to a Tri-state pin to enable output. Ground+0.5Vmax. to disable output (high impedance). |
Modulation Bandwidth (at -3 dB): |
10KHz min, Vcontrol at 1.65V or at 2.5V |
Voltage Control: |
2.5V DC Center / 0.5V to 4.5V Range |
Linearity: |
6% typical; 10% max. |
Rise/Fall Time TTL: |
6ns (max.) 4ns (typ.) Measured between 0.4V and 2.4V |
Rise/Fall Time CMOS: |
6ns (max.) 4ns (typ.) Measured between 20% and 80% Vdd of the wave form (CL = 15pF) |
Integrated Phase Jitter: |
1 ps max. (12 kHz to 20 MHz) |
Start Up Time: |
10 ms (max.), 5ms (typ.) |
Aging: |
±3 ppm per year (max.) |
Input Impedance: |
1 M Ohm typical |
Reflow Condition: |
10 sec. max. at 260°C |